资料介绍
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the 1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout configuration, two devices per DIMM are required to drive 18 SDRAM loads.
All inputs are SSTL_18, except the LVCMOS reset (RESET) and LVCMOS control (Cn) inputs. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications.
The SN74SSTU32864D operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the A6, D6, and H6 terminals are driven low and should not be used.
In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs are driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the SN74SSTU32864D must ensure that the outputs remain low, thus ensuring no glitches on the output.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET and Cn inputs always must be held at a valid logic high or logic low level.
The device also supports low-power active operation by monitoring both system chip select (DCS and CSR) inputs and will gate the Qn outputs from changing states when both DCS and CSR inputs are high. If either DCS or CSR input is low, the Qn outputs function normally. The RESET input has priority over the DCS and CSR control and forces the output low. If the DCS control functionality is not desired, the CSR input can be hard-wired to ground, in which case the setup-time requirement for DCS is the same as for the other D data inputs.
The two VREF pins (A3 and T3) are connected together internally by approximately 150
. However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin should be terminated with a VREF coupling capacitor.
扫码添加小助手
加入工程师交流群
- SN74SSTU32864可配置寄存器缓冲器数据表
- 74SSTU32864/A/C/D/G 数据表
- SN74ALVCH16601,pdf(18-BIT UNIV
- SN74ALVCH16600,pdf(18-BIT UNIV
- SN74SSTV16857,pdf(25-BIT REGIS
- SN74SSTU32866A,pdf(25-Bit Conf
- SN74SSTU32866,pdf(25-BIT CONFI
- SN74SSTU32864E,pdf(25-Bit Conf
- SN74SSTU32864C,pdf(25-Bit Conf
- SN74SSTU32864,pdf(25-BIT CONFI
- SN74LVC32373A,pdf(32-BIT TRANS
- SN74LVCH32374A,pdf(32-Bit Edge
- SN74ALVCH162374,pdf(16-BIT EDG
- SN74ALVCH32973,pdf(16-BIT BUS
- 74LS91/SN74LS91/SN5491 pdf dat
- 深入解析SN54221、SN54LS221、SN74221和SN74LS221双单稳态多谐振荡器 961次阅读
- 深入解析 SN54ABT8543 与 SN74ABT8543 扫描测试设备 947次阅读
- SN74HCS574QPWRQ1 8 通道 D 型触发器 108次阅读
- SN54LV221A和SN74LV221A双单稳态多谐振荡器设计全解析 424次阅读
- SN54F283与SN74F283:4位二进制全加器的技术剖析 121次阅读
- 深入剖析SN54AHCT123A与SN74AHCT123A双可重触发单稳态多谐振荡器 1k次阅读
- 可重触发单稳态多谐振荡器家族:SN54/74与SN54LS/74LS系列解析 984次阅读
- 探索3.3-V ABT扫描测试设备:SN54/74LVTH18502A与SN54/74LVTH182502A的技术奥秘 925次阅读
- 深入剖析SN54LV221A与SN74LV221A双单稳态多谐振荡器 524次阅读
- SN54LV221A与SN74LV221A双单稳态多谐振荡器:设计指南与应用要点 524次阅读
- SN54AHCT123A与SN74AHCT123A双可重触发单稳态多谐振荡器的设计与应用 355次阅读
- SN54LS422、SN54LS423、SN74LS422、SN74LS423 可重触发单稳态多谐振荡器详解 206次阅读
- 深入解析SN54AHC123A和SN74AHC123A双可重触发单稳态多谐振荡器 246次阅读
- 深入解析SN54221、SN54LS221、SN74221、SN74LS221双单稳态多谐振荡器 1.1k次阅读
- SN54LS422、SN54LS423、SN74LS422、SN74LS423可重触发单稳态多谐振荡器解析 596次阅读
下载排行
本周
- 1TC358743XBG评估板参考手册
- 1.36 MB | 330次下载 | 免费
- 2开关电源基础知识
- 5.73 MB | 11次下载 | 免费
- 3嵌入式linux-聊天程序设计
- 0.60 MB | 3次下载 | 免费
- 4DIY动手组装LED电子显示屏
- 0.98 MB | 3次下载 | 免费
- 5基于FPGA的C8051F单片机开发板设计
- 0.70 MB | 2次下载 | 免费
- 651单片机窗帘控制器仿真程序
- 1.93 MB | 2次下载 | 免费
- 751单片机PM2.5检测系统程序
- 0.83 MB | 2次下载 | 免费
- 8基于51单片机的RGB调色灯程序仿真
- 0.86 MB | 2次下载 | 免费
本月
- 1OrCAD10.5下载OrCAD10.5中文版软件
- 0.00 MB | 234315次下载 | 免费
- 2555集成电路应用800例(新编版)
- 0.00 MB | 33566次下载 | 免费
- 3接口电路图大全
- 未知 | 30323次下载 | 免费
- 4开关电源设计实例指南
- 未知 | 21549次下载 | 免费
- 5电气工程师手册免费下载(新编第二版pdf电子书)
- 0.00 MB | 15349次下载 | 免费
- 6数字电路基础pdf(下载)
- 未知 | 13750次下载 | 免费
- 7电子制作实例集锦 下载
- 未知 | 8113次下载 | 免费
- 8《LED驱动电路设计》 温德尔著
- 0.00 MB | 6656次下载 | 免费
总榜
- 1matlab软件下载入口
- 未知 | 935054次下载 | 免费
- 2protel99se软件下载(可英文版转中文版)
- 78.1 MB | 537798次下载 | 免费
- 3MATLAB 7.1 下载 (含软件介绍)
- 未知 | 420027次下载 | 免费
- 4OrCAD10.5下载OrCAD10.5中文版软件
- 0.00 MB | 234315次下载 | 免费
- 5Altium DXP2002下载入口
- 未知 | 233046次下载 | 免费
- 6电路仿真软件multisim 10.0免费下载
- 340992 | 191186次下载 | 免费
- 7十天学会AVR单片机与C语言视频教程 下载
- 158M | 183279次下载 | 免费
- 8proe5.0野火版下载(中文版免费下载)
- 未知 | 138040次下载 | 免费
电子发烧友App





创作
发文章
发帖
提问
发资料
发视频
上传资料赚积分
评论