0
  • 聊天消息
  • 系统消息
  • 评论与回复
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
会员中心
创作中心

完善资料让更多小伙伴认识你,还能领取20积分哦,立即完善>

3天内不再提示

SN74LVT8996-EP 增强型产品 3.3V Abt 10 位多点可寻址 Ieee Std 1149.1 Tap 收发器

数据:

描述

The SN74LVT8996 10-bit addressable scan port (ASP) is a member of the Texas Instruments SCOPE™ testability integrated-circuit family. This family of devices supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit assemblies. Unlike most SCOPE™ devices, the ASP is not a boundary-scannable device, rather, it applies TI’s addressable-shadow-port technology to the IEEE Std 1149.1-1990 (JTAG) test access port (TAP) to extend scan access beyond the board level.

This device is functionally equivalent to the ’ABT8996 ASPs. Additionally, it is designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to interface to 5-V masters and/or targets.

Conceptually, the ASP is a simple switch that can be used to directly connect a set of multidrop primary TAP signals to a set of secondary TAP signals - for example, to interface backplane TAP signals to a board-level TAP. The ASP provides all signal buffering that might be required at these two interfaces. When primary and secondary TAPs are connected, only a moderate propagation delay is introduced - no storage/retiming elements are inserted. This minimizes the need for reformatting board-level test vectors for in-system use.

Most operations of the ASP are synchronous to the primary test clock (PTCK) input. PTCK is always buffered directly onto the secondary test clock (STCK) output.

Upon power up of the device, the ASP assumes a condition in which the primary TAP is disconnected from the secondary TAP (unless the bypass signal is used, as below). This reset condition also can be entered by the assertion of the primary test reset (PTRST)\ input or by use of shadow protocol. PTRST\ is always buffered directly onto the secondary test reset (STRST)\ output, ensuring that the ASP and its associated secondary TAP can be reset simultaneously.

When connected, the primary test data input (PTDI) and primary test mode select (PTMS) input are buffered onto the secondary test data output (STDO) and secondary test mode select (STMS) output, respectively, while the secondary test data input (STDI) is buffered onto the primary test data output (PTDO). When disconnected, STDO is at high impedance, while PTDO is at high impedance, except during acknowledgment of a shadow protocol. Upon disconnect of the secondary TAP, STMS holds its last low or high level, allowing the secondary TAP to be held in its last stable state. Upon reset of the ASP, STMS is high, allowing the secondary TAP to be synchronously reset to the Test-Logic-Reset state.

In system, primary-to-secondary connection is based on shadow protocols that are received and acknowledged on PTDI and PTDO, respectively. These protocols can occur in any of the stable TAP states other than Shift-DR or Shift-IR (i.e., Test-Logic-Reset, Run-Test/Idle, Pause-DR or Pause-IR). The essential nature of the protocols is to receive/transmit an address via a serial bit-pair signaling scheme. When an address is received serially at PTDI that matches that at the parallel address inputs (A9-A0), the ASP serially retransmits its address at PTDO as an acknowledgment and then assumes the connected (ON) status, as above. If the received address does not match that at the address inputs, the ASP immediately assumes the disconnected (OFF) status without acknowledgment.

The ASP also supports three dedicated addresses that can be received globally (that is, to which all ASPs respond) during shadow protocols. Receipt of the dedicated disconnect address (DSA) causes the ASP to disconnect in the same fashion as a nonmatching address. Reservation of this address for global use ensures that at least one address is available to disconnect all receiving ASPs. The DSA is especially useful when the secondary TAPs of multiple ASPs are to be left in different stable states. Receipt of the reset address (RSA) causes the ASP to assume the reset condition, as above. Receipt of the test-synchronization address (TSA) causes the ASP to assume a connect status (MULTICAST) in which PTDO is at high impedance but the connections from PTMS to STMS and PTDI to STDO are maintained to allow simultaneous operation of the secondary TAPs of multiple ASPs. This is useful for multicast TAP-state movement, simultaneous test operation (such as in Run-Test/Idle state), and scanning of common test data into multiple like scan chains. The TSA is valid only when received in the Pause-DR or Pause-IR TAP states.

Alternatively, primary-to-secondary connection can be selected by assertion of a low level at the bypass (BYP)\ input. This operation is asynchronous to PTCK and is independent of PTRST\ and/or power-up reset. This bypassing feature is especially useful in the board-test environment, since it allows the board-level automated test equipment (ATE) to treat the ASP as a simple transceiver. When the BYP\ input is high, the ASP is free to respond to shadow protocols. Otherwise, when BYP is low, shadow protocols are ignored.

Whether the connected status is achieved by use of shadow protocol or by use of BYP\, this status is indicated by a low level at the connect (CON)\ output. Likewise, when the secondary TAP is disconnected from the primary TAP, the CON\ output is high.

特性

  • 受控基线
    • 一个装配/测试现场,一个制造现场
  • 增强的减少制造资源(DMS)支持
  • 增强产品更改通知
  • 资格谱系
  • 支持IEEE Std 1149.1-1990(JTAG)测试访问端口(TAP)和边界扫描架构的德州仪器(TI)广泛可测试产品系列成员
  • 将扫描访问从板级扩展到更高级别的系统集成
  • 促进系统环境中的低级芯片/板的重复使用)测试
  • 3.3 V,主要和次要TAP都具有完全5 V容差,可连接5 V和/或3.3 V主机和目标
  • 基于交换机的架构允许将主要TAP直接连接到辅助TAP
  • 主要TAP是多用于最小化背板布线通道
  • Shado w协议可以在任何测试逻辑复位,运行测试/空闲,暂停DR和暂停红外TAP状态中发生,以提供板对板测试和内置自检
  • < li>在主TAP上接收/确认简单寻址(阴影)协议
  • 10位地址空间提供多达1021个用户指定的板地址
  • 旁路(BYP)\ Pin在不使用影子协议的情况下强制进行主从连接
  • 连接(CON)\ Pin提供主从连接的指示
  • 高驱动输出(?? 32- mA I OH ,64-mA I OL )在初级和高级扇出时支持背板接口
  • 闩锁性能超过每JESD 100 mA 78,II类
  • ESD保护超过JESD 22
    • 2000-V人体模型(A114-A)
    • 200-V机型(A115-A) )
    • 1000-V充电设备型号(C101)

组件资格符合JEDEC和行业标准,确保在扩展温度范围内可靠运行。这包括但不限于高加速应力测试(HAST)或偏压85/85,温度循环,高压釜或无偏HAST,电迁移,键合金属间寿命和模塑化合物寿命。此类鉴定测试不应被视为超出规定的性能和环境限制使用该组件的合理性。
SCOPE是德州仪器公司的商标。

参数 与其它产品相比 边界扫描 (JTAG)

 
Technology Family
VCC (Min) (V)
VCC (Max) (V)
Bits (#)
ICC @ Nom Voltage (Max) (mA)
tpd @ Nom Voltage (Max) (ns)
IOL (Max) (mA)
Input Type
Output Type
Rating
Operating Temperature Range (C)
SN74LVT8996-EP
LVT    
2.7    
3.6    
10    
20    
20    
64    
TTL/CMOS    
LVTTL    
HiRel Enhanced Product    
-40 to 85