资料介绍
Spartan®-6 FPGAs are configured by loading application-specific configuration data—a bitstream—into internal memory. Spartan-6 FPGAs can load themselves from an external nonvolatile memory device or they can be configured by an external smart source, such as a microprocessor, DSP processor, microcontroller, PC, or board tester. In any case, there are two general configuration datapaths. The first is the serial datapath that is used to minimize the device pin requirements. The second datapath is the 8- or 16-bit datapath used for higher performance or access (or link) to industry-standard interfaces, ideal for external data sources like processors, or x8- or x16-parallel flash memory. Like processors and processor peripherals, Xilinx® FPGAs can be reprogrammed, in system, on demand, an unlimited number of times. Because Xilinx FPGA configuration data is stored in CMOS configuration latches (CCLs), it must be reconfigured after it is powered down. The bitstream is loaded each time into the device through special configuration pins. These configuration pins serve as the interface for a number of different configuration modes: • JTAG configuration mode • Master Serial/SPI configuration mode (x1, x2, and x4) • Slave Serial configuration mode • Master SelectMAP/BPI configuration mode (x8 and x16) • Slave SelectMAP configuration mode (x8 and x16) The configuration modes are explained in detail in Chapter 2, Configuration Interface Basics. The specific configuration mode is selected by setting the appropriate level on the mode input pins M[1:0]。 The M1 and M0 mode pins should be set at a constant DC voltage level, either through pull-up or pull-down resistors (2.4 kΩ), or tied directly to ground or VCCO_2. The mode pins should not be toggled during or before configuration but can be toggled after. See Chapter 2, Configuration Interface Basics, for the mode pin setting options. The terms Master and Slave refer to the direction of the configuration clock (CCLK): • In Master configuration modes, the Spartan-6 device drives CCLK from an internal oscillator by default or optional external master clock source GCLK0/USERCCLK. To select the desired frequency, the BitGen -g ConfigRate option is used for the internal oscillator. The default is 2 MHz. The CCLK output frequency varies with process, voltage, and temperature. The data sheet FMCCKTOL specification defines the frequency tolerance. A frequency tolerance of ±50% means that a ConfigRate setting of 10 could generate a CCLK rate of between 5 MHz and 15 MHz.The BitGen sectionof UG628, Command Line Tools User Guide provides more information. After configuration, the oscillator is turned OFF unless one of these conditions is met: • SEU detection is used. • CFGMCLK in STARTUP primitive is connected. • The internal clock source is selected in SUSPEND mode (the oscillator is on only during the WAKEUP sequence)。 • Encryption is enabled. CCLK is a dual-purpose pin. Before configuration, there is no on-chip pull-up. After configuration, it is a user pin unless PERSIST is used. • In Slave configuration modes, CCLK is an input. The JTAG/boundary-scan configuration interface is always available, regardless of the mode pin settings.

- 从Spartan-6到Spartan-7 FPGA的迁移过程
- Spartan-6现场可编程门阵列的直流和开关特性数据手册 12次下载
- Spartan-6 FPGA的配置教程说明 26次下载
- spartan-6 FPGA的数据手册和直流及开关特性的资料说明 37次下载
- Xa Spartan-6 汽车FPGA芯片生产勘误表资料免费下载 8次下载
- spartan-6 FPGA的配置资料说明 20次下载
- spartan-6 FPGA的时钟资源的用户指南资料免费下载 27次下载
- Spartan-6 FPGA块RAM的技术参考资料免费下载 13次下载
- spartan-6 FPGA可配置逻辑块的用户指南资料免费下载 16次下载
- 如何在spartan-6 FPGA中使用GTP收发器的详细资料说明 28次下载
- spartan-6 FPGA DSP48A1芯片的详细资料介绍 31次下载
- spartan-6 FPGA的设备引出线和包装规格介绍 8次下载
- Spartan-6 FPGA电气特性 21次下载
- Spartan-6 FPGA Configuration User Guide 5次下载
- Virtex-6 FPGA GTX收发 User Guide
- digilentAnvyl:Spartan-6 FPGA训练板介绍 3955次阅读
- digilent Spartan-6 FPGA训练板介绍 2972次阅读
- digilent Spartan-6 FPGA 介绍 4122次阅读
- digilentNexys 3:Spartan-6 FPGA训练板介绍 2247次阅读
- Scarab Hardware公司的mini Spartan6+开发板介绍 3882次阅读
- Spartan-6 FPGA的时钟资源及结构介绍 9111次阅读
- 一文详解Spartan-6系列IO Tile结构 8394次阅读
- Spartan6的特点_Spartan-6系列各型号的逻辑资源 3.1w次阅读
- Xilinx Spartan-6系列封装概述和管脚分配 9605次阅读
- Spartan-6 FPGA 的 ISE 工具快速入门视频 6994次阅读
- Xilinx可编程逻辑器件设计与开发(基础篇)连载6:Spartan 1264次阅读
- Xilinx可编程逻辑器件设计与开发(基础篇)连载18:Spartan 570次阅读
- Xilinx可编程逻辑器件设计与开发(基础篇)连载17:Spartan 805次阅读
- Xilinx可编程逻辑器件设计与开发(基础篇)连载15:Spartan 7010次阅读
- 6 FPGA LX9 MicroBoard成为学习FPGA的另一低成本方法 1171次阅读
下载排行
本周
- 1RK3588数据手册
- 2.24 MB | 7次下载 | 免费
- 2台达变频器VFD-M使用手册
- 2.51 MB | 2次下载 | 免费
- 3DAP03变频器使用手册
- 5.72 MB | 2次下载 | 免费
- 4PC0310 高亮度恒流LED驱动控制电路数据手册
- 0.54 MB | 1次下载 | 免费
- 5SAJ8000变频器使用手册
- 1.37 MB | 1次下载 | 免费
- 6HSJ08 电机驱动芯片数据手册
- 1.00 MB | 次下载 | 免费
- 7超大量程数字电容表BK-820电路原理图资料
- 0.14 MB | 次下载 | 10 积分
- 8ZYNQ UltraScalePlus RFSOC QSPI Flash固化常见问题说明
- 1.31 MB | 次下载 | 免费
本月
- 1常用电子元器件集锦
- 1.72 MB | 24500次下载 | 免费
- 2如何看懂电子电路图
- 12.88 MB | 137次下载 | 免费
- 3PC2456高压浪涌抑制器控制器数据手册
- 3.03 MB | 14次下载 | 免费
- 4ssd1306单片 CMOS OLED/PLED 驱动芯片中文手册
- 1.66 MB | 11次下载 | 1 积分
- 5PC5502负载均流控制电路数据手册
- 1.63 MB | 11次下载 | 免费
- 6PC2464具理想二极管的浪涌抑制控制器数据手册
- 4.42 MB | 9次下载 | 免费
- 7PC2466高电压浪涌抑制器数据手册
- 3.37 MB | 8次下载 | 免费
- 8ESP32开发板元件资料
- 0.03 MB | 7次下载 | 免费
总榜
- 1matlab软件下载入口
- 未知 | 935132次下载 | 10 积分
- 2开源硬件-PMP21529.1-4 开关降压/升压双向直流/直流转换器 PCB layout 设计
- 1.48MB | 420064次下载 | 10 积分
- 3Altium DXP2002下载入口
- 未知 | 233089次下载 | 10 积分
- 4电路仿真软件multisim 10.0免费下载
- 340992 | 191409次下载 | 10 积分
- 5十天学会AVR单片机与C语言视频教程 下载
- 158M | 183345次下载 | 10 积分
- 6labview8.5下载
- 未知 | 81593次下载 | 10 积分
- 7Keil工具MDK-Arm免费下载
- 0.02 MB | 73818次下载 | 10 积分
- 8LabVIEW 8.6下载
- 未知 | 65990次下载 | 10 积分
电子发烧友App






创作
发文章
发帖
提问
发资料
发视频
上传资料赚积分
评论