0
  • 聊天消息
  • 系统消息
  • 评论与回复
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心

完善资料让更多小伙伴认识你,还能领取20积分哦,立即完善>

3天内不再提示

SM320DM642-HIREL 视频/成像定点数字信号处理器

数据:

描述

The C64x™ DSPs (including the SM320DM642-EP device) are the highest-performance fixed-point DSP generation in the C6000 DSP platform. The DM642 device is based on the second-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture (VelociTI.2™) developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x is a code-compatible member of the C6000 DSP platform.

With performance of up to 5760 million instructions per second (MIPS) at a clock rate of 720 MHz, the DM642 device offers cost-effective solutions to high-performance DSP programming challenges. The DM642 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x™ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs)—with VelociTI.2™ extensions. The VelociTI.2 extensions in the eight functional units include new instructions to accelerate the performance in video and imaging applications and extend the parallelism of the VelociTI™ architecture. The DM642 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2880 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 5760 MMACS. The DM642 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices.

The DM642 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 2-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two. The peripheral set includes: three configurable video ports; a 10/100 Mbps Ethernet MAC (EMAC); a management data input/output (MDIO) module; a VCXO interpolated control port (VIC); one multichannel buffered audio serial port (McASP0); an inter-integrated circuit (I2C) Bus module; two multichannel buffered serial ports (McBSPs); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a peripheral component interconnect (PCI); a 16-pin general-purpose input/output port (GP0) with programmable interrupt/event generation modes; and a 64-bit glueless external memory interface (EMIFA), which is capable of interfacing to synchronous and asynchronous memories and peripherals.

The DM642 device has three configurable video port peripherals (VP0, VP1, and VP2). These video port peripherals provide a glueless interface to common video decoder and encoder devices. The DM642 video port peripherals support multiple resolutions and video standards (e.g., CCIR601, ITU-BT.656, BT.1120, SMPTE 125M, 260M, 274M, and 296M).

These three video port peripherals are configurable and can support either video capture and/or video display modes. Each video port consists of two channels — A and B with a 5120-byte capture/display buffer that is splittable between the two channels.

For more details on the Video Port peripherals, see the TMS320C64x™ DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide (literature number SPRU629).

The McASP0 port supports one transmit and one receive clock zone, with eight serial data pins that can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The DM642 has sufficient bandwidth to support all eight serial data pins transmitting a 192-kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.

In addition, the McASP0 transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.

McASP0 also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.

The VCXO interpolated control (VIC) port provides digital-to-analog conversion with resolution from 9-bits to up to 16-bits. The output of the VIC is a single bit interpolated D/A output.For more details on the VIC port, see the TMS320C64x™ DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide (literature number SPRU629).

The ethernet media access controller (EMAC) provides an efficient interface between the DM642 DSP core processor and the network. The DM642 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex, with hardware flow control and quality of service (QOS) support. The DM642 EMAC makes use of a custom interface to the DSP core that allows efficient data transmission and reception.For more details on the EMAC, see the TMS320C6000 DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide (literature number SPRU628).

The management data input/output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system. Once a PHY candidate has been selected by the DSP, the MDIO module transparently monitors its link state by reading the PHY status register. Link change events are stored in the MDIO module and can optionally interrupt the DSP, allowing the DSP to poll the link status of the device without continuously performing costly MDIO accesses. For more details on the MDIO, see the TMS320C6000™ DSP Ethernet Media Access Controller (EMAC) / Management Data Input/Output (MDIO) Module Reference Guide (literature number SPRU628).

The I2C0 port on the DM642 allows the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.

The DM642 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows® debugger interface for visibility into source code execution.

特性

  • 受控基线
    • 一个装配/测试/制造现场
  • 增强的减少制造资源(DMS)支持
  • 增强产品更改通知
  • 资格谱系(1)
  • 高性能数字媒体处理器
    • 2 ns,1.67 ns,1.39 ns指令周期时间
    • 720 MHz时钟频率(500/600 MHz设备仅供产品预览)
    • 八32位指令/周期
    • 5760 MIPS
    • 完全软件兼容C64x™
  • VelociTI.2™扩展到VelociTI™
    高级超长指令字(VLIW)TMS320C64x™DSP内核
    • 具有VelociTI.2™扩展的八个高度独立的功能单元:
      • 六个ALU(32/40位),每个时钟周期支持单32位,双16位,或四位8位算术
      • 两个乘法器支持每个时钟周期的四个16×16位乘法(32位结果)或八个8×8位Mu每个时钟周期的ltiplies(16位结果)
    • 具有不对齐支持的加载存储架构
    • 64位32位通用寄存器
    • 指令包装减少代码大小
    • 所有指令条件
  • 指令集功能
    • 字节可寻址(8/16 /32/64位数据)
    • 8位溢出保护
    • 位域提取,设置,清除
    • 归一化,饱和度,位计数
    • VelociTI.2™增加正交性
  • L1 /L2内存架构
    • 128K位(16K字节)L1P程序缓存(直接映射)< /li>
    • 128K位(16K字节)L1D数据高速缓存(双向设置关联)
    • 2M位(256K字节)L2统一映射RAM /高速缓存(灵活RAM /高速缓存
      分配)
  • Endianess:Little Endian,Big Endian
    • 64位外部存储器接口(EMIF)
    • 无异常的异步接口< br>存储器(SRAM和EPROM)和
      同步存储器(SDRAM,SBSRAM,ZBT SRAM,和FIFO)
  • 1024M字节总可寻址外部存储空间
  • 增强型直接存储器访问(EDMA)控制器(64个独立通道) )
  • 10/100 Mbps以太网MAC(EMAC)
    • IEEE 802.3兼容
    • 媒体独立接口(MII)
    • 八个独立传输( TX)通道和
      一个接收(RX)通道
  • 管理数据输入/输出(MDIO)
  • 三个可配置视频端口
    • 为通用视频解码器和编码器设备提供无线I /F
    • 支持多个分辨率/视频标准
  • VCXO插值控制端口(VIC )
    • 支持音频/视频同步
  • 主机端口接口(HPI)[32/16位]
  • 32位/66 MHz,3.3V外设组件
    互连(PCI)主/从接口
    符合PCI规范2.2
  • 多通道音频串行端口(McASP)
    • 八个串行数据引脚
    • 各种各样的I 2 S和类似的比特流格式
    • 集成数字音频I /F发送器支持S /PDIF,
      IEC60958-1,AES-3,CP-430格式
  • 内部集成电路(I 2 C Bus™)
  • 两个多通道缓冲串行端口(McBSP)
  • 三个32位通用定时器< /li>
  • 16个通用I /O(GPIO)引脚
  • 灵活的PLL时钟发​​生器
  • IEEE-1149.1(JTAG)边界扫描兼容
  • < li> 548针球栅阵列(BGA)封装,0.8 mm球间距
  • 0.13μm/6级Cu金属工艺(CMOS)
  • 3.3 VI /O,1.4 V内部( A-500,A-600,-600,-720)

(1)符合JEDEC和行业标准的组件认证,确保可靠在扩展的温度范围内操作。这包括但不限于高加速应力测试(HAST)或偏压85/85,温度循环,高压釜或无偏HAST,电迁移,键合金属间寿命和模塑化合物寿命。此类鉴定测试不应被视为超出规定的性能和环境限制使用该组件的合理性。
C64x,VelociTI.2,VelociTI,TMS320C64x,C6000,TMS320C6000,DM64x,C62x,TMS320C62x,TMS320C67x,Code Composer Studio,DSP /BIOS,XDS,TMS320是Texas Instruments的商标。
所有其他商标均为其各自所有者的财产。

参数 与其它产品相比 C6000 DSP

 
DSP
On-Chip L2 Cache/RAM
Operating Temperature Range (C)
Rating
SM320DM642-HIREL
1 C64x    
128 KB    
-40 to 105    
Catalog    

技术文档

数据手册(1)
元器件购买 SM320DM642-HIREL 相关库存