0
  • 聊天消息
  • 系统消息
  • 评论与回复
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心

完善资料让更多小伙伴认识你,还能领取20积分哦,立即完善>

3天内不再提示

TMS320VC5509A 定点数字信号处理器

数据:

描述

The TMS320VC5509A fixed-point digital signal processor (DSP) is based on the TMS320C55x DSP generation CPU processor core. The C55x™ DSP architecture achieves high performance and low power through increased parallelism and total focus on reduction in power dissipation. The CPU supports an internal bus structure that is composed of one program bus, three data read buses, two data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to three data reads and two data writes in a single cycle. In parallel, the DMA controller can perform up to two data transfers per cycle independent of the CPU activity.

The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit × 17-bit multiplication in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data Unit (DU) of the C55x CPU.

The C55x DSP generation supports a variable byte width instruction set for improved code density. The Instruction Unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the Program Unit (PU). The Program Unit decodes the instructions, directs tasks to AU and DU resources, and manages the fully protected pipeline. Predictive branching capability avoids pipeline flushes on execution of conditional instructions.

The general-purpose input and output functions and the 10-bit A/D provide sufficient pins for status, interrupts, and bit I/O for LCDs, keyboards, and media interfaces. The parallel interface operates in two modes, either as a slave to a microcontroller using the HPI port or as a parallel media interface using the asynchronous EMIF. Serial media is supported through two MultiMedia Card/Secure Digital (MMC/SD) peripherals and three McBSPs.

The 5509A peripheral set includes an external memory interface (EMIF) that provides glueless access to asynchronous memories like EPROM and SRAM, as well as to high-speed, high-density memories such as synchronous DRAM. Additional peripherals include Universal Serial Bus (USB), real-time clock, watchdog timer, and I2C multi-master and slave interface. Three full-duplex multichannel buffered serial ports (McBSPs) provide glueless interface to a variety of industry-standard serial devices, and multichannel communication with up to 128 separately enabled channels. The enhanced host-port interface (HPI) is a 16-bit parallel interface used to provide host processor access to 32K bytes of internal memory on the 5509A. The HPI can be configured in either multiplexed or non-multiplexed mode to provide glueless interface to a wide variety of host processors. The DMA controller provides data movement for six independent channel contexts without CPU intervention, providing DMA throughput of up to two 16-bit words per cycle. Two general-purpose timers, up to eight dedicated general-purpose I/O (GPIO) pins, and digital phase-locked loop (DPLL) clock generation are also included.

The 5509A is supported by the industry‘s award-winning eXpressDSP™, Code Composer Studio™ Integrated Development Environment (IDE), DSP/BIOS™, Texas Instruments’ algorithm standard, and the industry‘s largest third-party network. The Code Composer Studio IDE features code generation tools including a C Compiler and Visual Linker, simulator, RTDX™, XDS510™ emulation device drivers, and evaluation modules. The 5509A is also supported by the C55x DSP Library which features more than 50 foundational software kernels (FIR filters, IIR filters, FFTs, and various math functions) as well as chip and board support libraries.

The TMS320C55x DSP core was created with an open architecture that allows the addition of application-specific hardware to boost performance on specific algorithms. The hardware extensions on the 5509A strike the perfect balance of fixed function performance with programmable flexibility, while achieving low-power consumption, and cost that traditionally has been difficult to find in the video-processor market. The extensions allow the 5509A to deliver exceptional video codec performance with more than half its bandwidth available for performing additional functions such as color space conversion, user-interface operations, security, TCP/IP, voice recognition, and text-to-speech conversion. As a result, a single 5509A DSP can power most portable digital video applications with processing headroom to spare. For more information, see the TMS320C55x Hardware Extensions for Image/Video Applications Programmer‘s Reference (literature number SPRU098). For more information on using the the DSP Image Processing Library, see the TMS320C55x Image/Video Processing Library Programmer‘s Reference (literature number SPRU037).

特性

  • 高性能,低功耗,定点TMS320C55™数字信号处理器
    • 9.26-,6.95-,5 -ns指令周期时间
    • 108-,144-,200-MHz时钟速率
    • 每个周期执行一个/两个指令
    • 双倍增益器[每秒高达4亿次乘法(MMACS)]
    • 两个算术/逻辑单元(ALU)
    • 三个内部数据/操作数读总线和两个内部数据/操作数写总线
  • 128K×16位片上RAM,​​由以下部分组成:
    • 64K字节的双存取内存(DARAM)8块4K×16 -Bit
    • 192K字节的单访问RAM(SARAM)24块4K×16位
  • 64K字节的单等待状态片上ROM(32K×16位)
  • 8M×16位最大可寻址外部存储空间(同步DRAM)
  • 支持16位外部并行总线存储器:< ul>
  • 具有GPIO功能和无线接口的外部存储器接口(EMIF):
    • A同步静态RAM(SRAM)
    • 异步EPROM
    • 同步DRAM(SDRAM)
  • 具有GPIO功能的16位并行增强型主机端口接口(EHPI)
  • 六个器件功能域的可编程低功耗控制
  • 基于片上扫描的仿真逻辑
  • 片上外设
    • 两个20位定时器
    • 看门狗定时器
    • 六通道直接存储器访问(DMA)控制器< /li>
    • 支持以下组合的三个串行端口:

      所有商标均为其各自所有者的财产。
      TMS320C55x和MicroStar BGA是Texas Instruments的商标。
      C55x,eXpressDSP,Code Composer Studio,DSP /BIOS,RTDX和XDS510是Texas Instruments的商标。

      (1) IEEE标准1149.1-1990标准测试访问端口和边界扫描架构。

      • 最多3个多通道缓冲串行端口(McBSP)
      • 最多2个多媒体/安全数字卡接口
      • < /ul>
      • 可编程锁相环时钟发生器
      • 七(LQFP)或八(BGA)通用I /O(GPIO)引脚和通用输出引脚(XF)
      • 支持批量,中断和同步传输的USB全速(12 Mbps)从端口
      • 内部集成电路(I 2 C)多主站和从站接口
      • 真实 - 时钟(RTC),带晶体输入,独立时钟域,独立电源
      • 4通道(BGA)或2通道(LQFP)10位逐次逼近A /D
      • < /ul>
      • IEEE Std 1149.1 (1)(JTAG)边界扫描逻辑
      • 软件包:
        • 144-Terminal Low-Profile Quad Flatpack(LQFP)(PGE后缀)
        • 179端子MicroStar BGA™(球栅阵列)(GHH和ZHH后缀)
        • 179端子无铅MicroStar BGA™(球栅阵列)(ZHH后缀)
      • 1.2 V核心(108 MHz),2.7 V - 3.6-VI /Os
      • 1.35- V内核(144 MHz),2.7 V - 3.6-VI /Os
      • 1.6 V内核(200 MHz),2.7 V - 3.6-VI /Os

参数 与其它产品相比 C55x DSP

 
DSP
DSP MHz (Max)
DRAM
Other Hardware Acceleration
USB
SPI
I2C
UART (SCI)
Operating Temperature Range (C)
Applications
Operating Systems
McBSP
HPI
TMS320VC5509A
1 C55x    
200
144
108    
SDRAM    
N/A    
1    
0    
1    
0    
-40 to 85    
Audio
Automotive
Communications and Telecom
Consumer Electronics
Industrial    
DSP/BIOS    
3    
1 16-Bit EHPI    

方框图 (2)


技术文档

数据手册(1)
元器件购买 TMS320VC5509A 相关库存